(Back to Session Schedule)

The 13th Asia and South Pacific Design Automation Conference

Session 4B  Memory and Processor Optimization
Time: 10:15 - 12:20 Wednesday, January 23, 2008
Location: Room 310BC
Chairs: Jeonghun Cho (Kyungpook Nat'l Univ., Republic of Korea), Hiroyuki Tomiyama (Nagoya Univ., Japan)

4B-1 (Time: 10:15 - 10:40)
TitleSynthesis and Design of Parameter Extractors for Low-Power Pre-computation-Based Content-Addressable Memory Using Gate-Block Selection Algorithm
Author*Jui-Yuan Hsieh, Shanq-Jang Ruan (Nat'l Taiwan Univ. of Science and Tech., Taiwan)
Pagepp. 316 - 321
Detailed information (abstract, keywords, etc)

4B-2 (Time: 10:40 - 11:05)
TitleBlock Cache for Embedded Systems
Author*Dominic Hillenbrand, Jörg Henkel (Univ. of Karlsruhe (TH), Germany)
Pagepp. 322 - 327
Detailed information (abstract, keywords, etc)

4B-3 (Time: 11:05 - 11:30)
TitleA Compiler-in-the-Loop Framework to Explore Horizontally Partitioned Cache Architectures
Author*Aviral Shrivastava (Arizona State Univ., United States), Ilya Issenin, Nikil Dutt (Univ. of California, Irvine, United States)
Pagepp. 328 - 333
Detailed information (abstract, keywords, etc)

4B-4 (Time: 11:30 - 11:55)
TitleFast, Quasi-Optimal, and Pipelined Instruction-Set Extensions
Author*Ajay K. Verma, Philip Brisk, Paolo Ienne (EPFL, Switzerland)
Pagepp. 334 - 339
Detailed information (abstract, keywords, etc)

4B-5 (Time: 11:55 - 12:20)
TitleLoad Scheduling: Reducing Pressure on Distributed Register Files for Free
Author*Mei Wen, Nan Wu, Maolin Guan, Chunyuan Zhang (Nat'l Univ. of Defense Tech., China)
Pagepp. 340 - 345
Detailed information (abstract, keywords, etc)