(Back to Session Schedule)

The 11th Asia and South Pacific Design Automation Conference

Thursday January 26, 2006

Session 6B Advanced Memory and Processor Architectures for MPSoC (16:00 - 18:05)
Location: Room 413
Chair(s): Soonhoi Ha (Seoul National Univ., Republic of Korea), Youn-Long Lin (National Tsing Hua Univ., Taiwan)

6B-1 (Time: 16:00 - 16:25)
TitleReusable Component IP Design using Refinement-based Design Environment
Author*Sanggyu Park, Sang-Yong Yoon, Soo-Ik Chae (Seoul National Univ., Republic of Korea)
Pagepp. 588 - 593
Detailed information (abstract, keywords, etc)

6B-2 (Time: 16:25 - 16:50)
TitleAn Interface-Circuit Synthesis Method with Configurable Processor Core in IP-Based SoC Designs
Author*Shunitsu Kohara, Naoki Tomono, Jumpei Uchida, Yuichiro Miyaoka, Nozomu Togawa, Masao Yanagisawa, Tatsuo Ohtsuki (Waseda Univ., Japan)
Pagepp. 594 - 599
Detailed information (abstract, keywords, etc)

6B-3 (Time: 16:50 - 17:15)
TitleA Real-Time and Bandwidth Guaranteed Arbitration Algorithm for SoC Bus Communication
AuthorChien-Hua Chen, *Geeng-Wei Lee, Juinn-Dar Huang, Jing-Yang Jou (National Chiao Tung Univ., Taiwan)
Pagepp. 600 - 605
Detailed information (abstract, keywords, etc)

6B-4 (Time: 17:15 - 17:40)
TitleHierarchical Memory Size Estimation for Loop Fusion and Loop Shifting in Data-Dominated Applications
Author*Qubo Hu (Univ. of Trondheim, Norway), Arnout Vandecappelle, Martin Palkovic (IMEC, Belgium), Per Gunnar Kjeldsberg (Univ. of Trondheim, Norway), Erik Brockmeyer, Francky Catthoor (IMEC, Belgium)
Pagepp. 606 - 611
Detailed information (abstract, keywords, etc)

6B-5 (Time: 17:40 - 18:05)
TitleA Novel Instruction Scratchpad Memory Optimization Method based on Concomitance Metric
AuthorAndhi Janapsatya, Aleksandar Ignjatovic, *Sri Parameswaran (Univ. of New South Wales, Australia)
Pagepp. 612 - 617
Detailed information (abstract, keywords, etc)