

#### Large Forests and Where to "Partially" Fit Them

Exploiting partial dynamic reconfiguration towards explainable AloT

Andrea Damiani - andrea.damiani@polimi.it Emanuele Del Sozzo - emanuele.delsozzo@polimi.it Marco D. Santambrogio - marco.santambrogio@polimi.it

January, 2022 -













CAN ALL THE INTELLIGENT THINGS RELY ON A BRAIN THAT SITS THOUSANDS OF KILOMETERS AWAY AND MAY AS WELL ANSWER AFTER FEW MICROSECONDS OR MANY SECONDS?



- Context definition: AIoT
- Decision Tree ensembles
- Entree: automatic design flow
- Experiments on latency jitter
- Future direction

ASIA SOUTH PACIFIC 





- Context definition: AIoT
- Decision Tree ensembles
- Entree: automatic design flow
- Experiments on latency jitter
- Future direction

ASIA SOUTH PACIFIC 





### Artificial Intelligence of Things



Sensor by Lagot Design from NounProject.com lot by Souvik Bhattacharjee from NounProject.com Network by ibrandify from NounProject.com Brain by Andri Graphic from NounProject.com Cloud by Andri Graphic from NounProject.com



A. Damiani, E. Del Sozzo and M. D. Santambrogio,

"Large Forests and Where to "Partially" Fit Them," 2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.



# Artificial Intelligence of Things

[1] Z. Ma, M. Xiao, Y. Xiao, Z. Pang, H. V. Poor, and B. Vucetic, "High- reliability and low-latency wireless communication for internet of things: Challenges, fundamentals, and enabling technologies," IEEE Internet of Things Journal, vol. 6, no. 5, pp. 7946–7970, 2019. [2] J. Daubert, A. Wiesmaier, and P. Kikiras, "A view on privacy amp; trust in iot," in 2015 IEE International Conference on Communication Workshop (ICCW), 2015, pp. 2665–2670. [3] R. C. Motta, K. M. de Oliveira, and G. H. Travassos, "On challenges in engineering iot software systems," in Proceedings of the XXII Brazilian Symposium on Software Engineering, ser. SBES '18. New York, NY, USA: Association for Computing Machinery, 2018, p. 42–51. [Online]. Available: https://doi.org/10.1145/3266237.3266263





A. Damiani, E. Del Sozzo and M. D. Santambrogio,

Large Forests and Where to "Partially" Fit Them, "2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.



#### hardly predictable, jittery, communication latency [1] concerns about information privacy [2] complex central management of heterogeneity [3]







# Artificial Intelligence of Things

Moving intelligence onboard requires full usage of the few available resources hardware co-processors









- Context definition: AIoT
- Decision Tree ensembles
- Entree: automatic design flow
- Experiments on latency jitter
- Future direction

ASIA SOUTH PACIFIC 





#### Decision Trees



[4] A. B. Arrietta, N. Díaz-Rodríguez, J. Del Ser, A. Bennetot, S. Tabik, A. Barbado, S. Gil-López, D. Molina, R. Benjamins et al., "Explainable artificial intelligence (xai): Concepts, taxonomies, opportunities and challenges toward responsible ai," Information Fusion, vol. 58, pp. 82–115, 2020.



A. Damiani, E. Del Sozzo and M. D. Santambrogio,

Large Forests and Where to "Partially" Fit Them, "2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.

*"Tree ensembles are arguably"* among the most accurate ML models in use nowadays"

DTs do not require any "Post-hoc" analysis for obtain model transparency, which is fundamental for exploiting their explainability.

source [4]





#### co-processors for DT ensemble





[5] S. Summers, G. Di Guglielmo, J. Duarte, P. Harris, D. Hoang, S. Jindariani, E. Kreinar, V. Loncar, J. Ngadiuba, M. Pierini et al., "Fast inference of boosted decision trees in fpgas for particle physics," Journal of Instrumentation, vol. 15, no. 05, p. P05026, 2020.



A. Damiani, E. Del Sozzo and M. D. Santambrogio,

Large Forests and Where to "Partially" Fit Them, "2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.

Generation of static HLS/HDL code given scikit-learn DT ensemble

Used in particle physics Thought for datacenter with FPGA

Extremely resource consuming Rarely fits on embedded FPGAs

#### 10

- Context definition: AIoT
- Decision Tree ensembles
- Entree: automatic design flow
- Experiments on latency jitter
- Future direction

ASIA SOUTH PACIFIC 



























#### Entree Template Architecture

14































#### Entree Automatic Design Flow









#### Entree Automatic Design Flow









#### Entree Automatic Design Flow



- Context definition: AIoT
- Decision Tree ensembles
- Entree: automatic design flow
- Experiments on latency jitter
- Future direction

ASIA SOUTH PACIFIC 





# Measuring latency stability

*Example* Which is better to have in a system to design?

Edge-to-Cloud —
absolute latency: 39.55±9.96ms

On-site computation —
absolute latency: 3.95±3.82ms



A. Damiani, E. Del Sozzo and M. D. Santambrogio,

'Large Forests and Where to "Partially" Fit Them," 2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.



# Measuring latency stability



S: number of samples  $t_s$ : computation time of the s-th sample

**A. Damiani**, E. Del Sozzo and M. D. Santambrogio,

**ASIA SOUTH PACIFIC** 

"Large Forests and Where to "Partially" Fit Them," 2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.

*Example* Which is better to have in a system to design?

Edge-to-Cloud —
absolute latency: 39.55±9.96ms
J: 0.25

- On-site computation absolute latency: 3.95±3.82ms J: 0.97



#### Mean Relative Latency Jitter The Experiment

(1)7777777777777777777777777777 29999999999999999999999999



A. Damiani, E. Del Sozzo and M. D. Santambrogio,

Large Forests and Where to "Partially" Fit Them, "2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.

Classification Optical Recognition of Handwritten Digits Data Set

8x8px grayscale images

64 floating point features

identify the digit 10 classes



#### Mean Relative Latency Jitter The Experiment



#### Gradient Boosting With different number of estimators and maximum depth



A. Damiani, E. Del Sozzo and M. D. Santambrogio,

"Large Forests and Where to "Partially" Fit Them," 2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.

Classification Optical Recognition of Handwritten Digits Data Set

8x8px grayscale images

64 floating point features

identify the digit = 10 classes



#### Mean Relative Latency Jitter Experimental Setup





**A. Damiani**, E. Del Sozzo and M. D. Santambrogio, "Large Forests and Where to "Partially" Fit Them," 2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.

Tul PYNQ-Z2 development board

#### Mounting a Xilinx Zynq-7000 xc7z020clg400-1

Dual-Core Cortex-A9 @ 866MHz

Artix-7 (equivalent) FPGA ~53k LUTs ~106k FFs



#### Mean Relative Latency Jitter Results



*learn* software execution



**A. Damiani**, E. Del Sozzo and M. D. Santambrogio, "Large Forests and Where to "Partially" Fit Them," 2022 27th Asia and South Pacific Design Automation Conference (ASP-DAC), 2022.

Entree

static  $\Lambda$ Conifer co-processor



- Context definition: AIoT
- Decision Tree ensembles
- Entree: automatic design flow
- Experiments on latency jitter
- Future direction

ASIA SOUTH PACIFIC 















#### Large Forests and Where to "Partially" Fit Them

https://github.com/necst/entree\_aspdac22

Thank you for your interest and attention

Andrea Damiani - andrea.damiani@polimi.it Emanuele Del Sozzo - emanuele.delsozzo@polimi.it Marco D. Santambrogio - marco.santambrogio@polimi.it

January, 2022 -







